# 48 Sinus Cardinalis (SINC) Filter

The sinus cardinalis (SINC) filter module processes four independent sigma-delta bit streams by applying a pair of SINC filters to each stream. A SINC filter converts the bit stream from a sigma-delta front-end modulator into a digital word representing the signal level presented to the modulator.

The filter consists of a set of integration and decimation stages implemented directly in logic for efficient execution. The SINC filter supports capture of current or voltage feedback signals from an isolating analog-to-digital converter (ADC). Each modulator bit stream connects to two SINC filters: a primary filter for controlling feedback; a secondary filter for overcurrent detection. The SINC module includes four filter channels and two modulator clock generators.

### SINC Filter Features

The SINC features include:

- Four-bit stream filter channels for current or voltage feedback signal processing
- Each channel includes two SINC filter pairs:
  - A primary filter for feedback signal processing
  - A secondary filter for overload detection
- Two modulator clock sources with phase control options
- Configuration of SINC filter channels according to a modulator clock selection
- Programmable order and decimation rates
- Primary filters:
  - Programmable bias and gain with output saturation
  - Dedicated direct memory access (DMA) channels with data interleaving and programmable data ready output triggers
- Secondary filters:
  - Detecting a fault when signals exceed amplitude and duration values
  - Registers preserving the eight most recent samples before a fault event
- Multiple interrupt trigger sources for overload fault and data overflow events

## **SINC Functional Description**

The SINC filter has the functionality described as follows.

### Digital filter

The filter removes the modulator sample clock and recovers a digital value of the sampled signal.

#### DC gain and data resolution

The DC gain of the digital filter is a function of the order and decimation rate.

#### Frequency response

The frequency response of the filter depends on the order, decimation rate, and modulator clock frequency.

### **Output scaling**

The output scaling and postprocessing functions embedded in the SINC filter blocks differ, depending on the function.

## **ADSP-SC58x SINC Register List**

The SINC filter module processes four independent sigma-delta bit streams by applying a pair of SINC filters to each stream. A SINC filter converts the bit stream from a sigma-delta front-end modulator into a digital word representing the signal level presented to the modulator. Each modulator bit stream connects to two SINC filters: a primary filter for controlling feedback, and a secondary filter for overcurrent detection. A set of registers governs SINC operations. For more information on SINC functionality, see the SINC register descriptions.

**Table 1:** ADSP-SC58x SINC Register List

| Name          | Description                                        |
|---------------|----------------------------------------------------|
| SINC_BIASO    | Bias for Group 0 Register                          |
| SINC_BIAS1    | Bias for Group 1 Register                          |
| SINC_CLK      | Clock Control Register                             |
| SINC_CTL      | Control Register                                   |
| SINC_HIS_STAT | History Status Register                            |
| SINC_LEVELO   | Level Control for Group 0 Register                 |
| SINC_LEVEL1   | Level Control for Group 1 Register                 |
| SINC_LIMITO   | (Amplitude) Limits for Secondary Filter 0 Register |

 Table 1:
 ADSP-SC58x SINC Register List (Continued)

| Name               | Description                                        |
|--------------------|----------------------------------------------------|
| SINC_LIMIT1        | (Amplitude) Limits for Secondary Filter 1 Register |
| SINC_LIMIT2        | (Amplitude) Limits for Secondary Filter 2 Register |
| SINC_LIMIT3        | (Amplitude) Limits for Secondary Filter 3 Register |
| SINC_POSEC_HIST[n] | Pair 0 Secondary (Filter) History n Register       |
| SINC_P1SEC_HIST[n] | Pair 1 Secondary (Filter) History n Register       |
| SINC_P2SEC_HIST[n] | Pair 2 Secondary (Filter) History n Register       |
| SINC_P3SEC_HIST[n] | Pair 3 Secondary (Filter) History n Register       |
| SINC_PHEADO        | Primary (Filters) Head for Group 0 Register        |
| SINC_PHEAD1        | Primary (Filters) Head for Group 1 Register        |
| SINC_PPTRO         | Primary (Filters) Pointer for Group 0 Register     |
| SINC_PPTR1         | Primary (Filters) Pointer for Group 1 Register     |
| SINC_PTAILO        | Primary (Filters) Tail for Group 0 Register        |
| SINC_PTAIL1        | Primary (Filters) Tail for Group 1 Register        |
| SINC_RATEO         | Rate Control for Group 0 Register                  |
| SINC_RATE1         | Rate Control for Group 1 Register                  |
| SINC_STAT          | Status Register                                    |

# **ADSP-SC58x SINC Interrupt List**

Table 2:ADSP-SC58x SINC Interrupt List

| Interrupt ID | Name       | Description | Sensitivity | DMA<br>Channel |
|--------------|------------|-------------|-------------|----------------|
| 144          | SINC0_STAT | SINC0Status |             |                |

## **ADSP-SC58x SINC Trigger List**

**Table 3:** ADSP-SC58x SINC Trigger List Masters

| Trigger ID | Name          | Description                    | Sensitivity |
|------------|---------------|--------------------------------|-------------|
| 49         | SINCO_PO_OVLD | SINC0Pair 0 Overload Indicator |             |
| 50         | SINCO_P1_OVLD | SINC0Pair 1 Overload Indicator |             |
| 51         | SINCO_P2_OVLD | SINC0Pair 2 Overload Indicator |             |
| 52         | SINCO_P3_OVLD | SINC0Pair 3 Overload Indicator |             |
| 53         | SINCO_DATAO   | SINC0Data Move 0               |             |
| 54         | SINCO_DATA1   | SINC0Data Move 1               |             |

**Table 4:** ADSP-SC58x SINC Trigger List Slaves

| Triş | gger ID | er ID Name Description |                              | Sensitivity |
|------|---------|------------------------|------------------------------|-------------|
| 42   |         | SINCO_SYNCO            | SINC0Synchronization Input 0 |             |
| 43   |         | SINCO_SYNC1            | SINC0Synchronization Input 1 |             |

### **SINC Definitions**

To make the best use of the SINC, it is useful to understand the following terms.

#### **Decimation**

Decimation is the process of discarding samples from a data stream.

#### **Decimation Rate**

The decimation rate is the ratio of the filter input data rate to the filter output data rate.

#### Filter Order

The SINC filter order is the number of integration and decimation stages in the filter.

#### **Modulator Order**

The modulator order is the number of comparator and integrator stages in a sigma-delta modulator.

#### Sigma-Delta Modulator

The sigma-delta modulator is an oversampling analog to digital conversion circuit that generates a digital bit stream whose pulse density is proportional to the analog voltage presented to the input.

# **SINC Block Diagram**

The **SINC Block Diagram** figure shows the functional blocks within the SINC.



Figure 1: SINC Block Diagram

The block diagram shows four SINC filter pairs (SINCO-3), two modulator clock sources, and two banks of control registers (units). The module accepts four sigma-delta bit streams from the GPIO input pins and

directs the modulator clock source of GROUP 0 to the GPIO output pin. A pulse-width modulation (PWM) signal synchronizes the modulator clocks to optimize system performance. Each SINC filter pair includes the primary filter, secondary filter, DMA interface, and overload limit detection functions.

The primary SINC filter transmits its data to memory using DMA. The secondary SINC filter generates overload signals, which can be routed through the trigger routing unit (TRU) to trip a PWM modulator and generate an interrupt.

The SINC filter pairs can be assigned to either set of control units, where multiple channels of current or voltage-feedback share common filter parameters. The primary filters generate high-resolution signals for closing the feedback control loop. The secondary filters are for rapid-overload fault detection, require lower resolution, but a faster response. The primary and secondary filters have programmable order and decimation rates. The primary filters also have the programmable output gain stage, while the secondary filters have the programmable overload limit thresholds.

To use the primary and secondary filters, set up the filter parameters once, prior to using the filters. The feedback control algorithm reads the data from the primary filter directly from memory. A PWM interrupt signal can generate the algorithm timing signal, or the SINC module generates a data trigger. The data history of the secondary filter is saved in buffer registers once an overload fault signal is detected. The data history supports fault diagnostics.

## **SINC Architectural Concepts**

The architecture of the SINC includes the following:

- Digital Filter
- DC Gain and Data Resolution
- Frequency Response
- Output Scaling

### **Digital Filter**

The SINC filter has a transfer function that lends itself to an implementation in digital logic, using a series of summation and decimation functions. The filter removes the modulator sample clock and recovers a digital value of the sampled signal. The filter design matches a bipolar SD modulator. The design produces a 50% pulse density for a 0V input, over 50% for positive inputs and less than 50% for negative inputs.



Figure 2: SINC Digital Filter

The digital filter is a set of accumulators driven by the modulator clock ( $M_CLK$ ), followed by a set of differentiators driven by the decimation clock ( $D_CLK$ ). The input accumulators convert the input bit stream into a multibyte word, while the output differentiators derive the average 1's density of the bit stream. The number of accumulator and differentiator stages can be three or four, depending on the order of the filter. The DC gain and bandwidth of the filter are functions of the filter order (0) and the decimation rate (D), which is the ratio of the modulator to the decimation clock.

The calculation of the transfer function of the SINC filter includes the product of the transfer functions for the accumulators and differentiators, and in the *z* domain. The following equation gives the calculation:

$$H(z) = \left[\frac{1}{D} \times \frac{1 - z^{-D}}{1 - z^{-1}}\right]^{0}$$

#### **DC Gain and Data Resolution**

The DC gain of the digital filter is a function of the order and decimation rate. At 100% ones density input, each accumulator stage counts D pulses, and the gain of the filter is given as follows:

$$G_{dc} = D^{\circ}$$

The higher the decimation rate, the higher the resolution of the output data. The number of usable data bits is a function of the SNR; the **Filter Order versus Decimation** table shows ENOB versus the decimation rate.

**Table 5:** ENOB versus Decimation

| Dec   | imation  | 4    | 5     | 6     | 7     | 8     | 16    | 32    | 64    | 128   | 256   |
|-------|----------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| O = 3 | SNR (dB) | 6.42 | 11.47 | 16.41 | 20.57 | 23.55 | 35.02 | 48.59 | 62.26 | 76.46 | 89.59 |
|       | ENOB     | 0.8  | 1.6   | 2.4   | 3.1   | 3.6   | 5.5   | 7.8   | 10.0  | 12.4  | 14.6  |
| O = 4 | SNR (dB) | 9.08 | 14.77 | 19.78 | 23.41 | 25.9  | 38.05 | 51.29 | 64.67 | 79.15 |       |
|       | ENOB     | 1.2  | 2.1   | 3.1   | 3.6   | 4.0   | 6.0   | 8.2   | 10.4  | 12.8  |       |

Notes: ENOB versus order and decimation rate.

Test conditions are for a 1.22 kHz tone and a 10 MHz modulator.

### **Frequency Response**

The frequency response of the filter depends on the order, decimation rate, and modulator clock frequency,  $f_M$ . The equation is obtained by substituting  $e^{j\,x\,Ts}$  for z in the transfer function, where Ts is the period of the modulator clock:

$$H\left(e^{j\frac{\omega}{f_{M}}}\right) = \left[\frac{1}{D} \times \frac{\sin\left(D\frac{\omega}{2f_{M}}\right)}{\sin\left(\frac{\omega}{2f_{M}}\right)} \times e^{-j(D-1)\frac{\omega}{2f_{M}}}\right]^{O}$$

The filter has a linear phase response with a constant group delay given by:

$$\tau_d = \left(\frac{D-1}{2}\right) \frac{O}{f_M}$$

The **Frequency Response** plots show zeros at multiples the decimation frequency, where the sin term in the numerator goes to zero. This response makes it possible to remove some PWM ripple components from the motor current waveform by matching the decimation frequency to the PWM switching frequency. There are some limitations at lower PWM frequencies based on available decimation rates. High decimation rates limit the bandwidth of the control loop because of the phase delay, which is  $3\pi$  radians at the decimation frequency.



Figure 3: Frequency Response

### **Output Scaling**

The output scaling and postprocessing functions embedded in the SINC filter blocks differ, depending on the function. The primary filter used for feedback signal processing includes the output bias and scaling blocks to present a 16-bit signed integer to the control code. The scaling is required at decimation rates higher than 32 to keep the lower 16 bits of the output word.

The secondary filter supports overload detection functions. The secondary filter can detect signals crossing maximum and minimum thresholds. It has a glitch filter that only accepts faults with a minimum number of counts (c) within a certain count window (w). The secondary filter has no output scaling, so the minimum and maximum values in the overload registers must be calculated from the DC gain of the secondary filter. The response time to a step input is approximately 2 x 0 decimation clock cycles.



Figure 4: Output Scaling

## **SINC Operating Modes**

The SINC filter module has only one operating mode. The module generates the clock source for a sigmadelta modulator analog front end and filters the output data stream for the modulator. The primary SINC filter transfers its data to memory through DMA. The secondary SINC filter output generates an overload trigger signal that the SINC filter module can use as a PWM trip signal. The SINC control registers enable the module and set up the modulator clock sources, filter parameters, DMA transfers, and interrupts masks, as described in SINC Programming Model.

### **SINC Data Transfer Modes**

The only mode of data transfer between the primary SINC filter and memory is through DMA (see Primary DMA Configuration and Data Interrupts). Reading the history registers for the secondary filter is the only way to transfer data between the secondary SINC filter and memory. (see Overload Detection).

### **SINC Signal Modes**

The SINC filter has an interrupt signal and a number of triggers and status signals to indicate system events and errors.

• Primary data transfer trigger:

The SINC filter can generate a trigger after a user-specified number of primary output sets are transferred to memory. There is one trigger source for each filter group. See Primary DMA Configuration and Data Interrupts for more information.

#### Secondary data overload trigger

The SINC filter can generate a trigger when one of the secondary filters detects an overload condition. There is one trigger source for each secondary filter. See Overload Detection for more information.

#### • SINC status bits:

The SINC status bits indicate secondary filter overload errors, primary filter saturation errors, primary filter transfer count exceeded, and primary filter data buffer errors.

#### Secondary filter overload errors:

A number of status bits indicate the type of error and the filter channel when a secondary filter detects an overload condition. The status bits SINC\_STAT.GLIMO and SINC\_STAT.GLIM1 indicate the control group of the secondary filter that detected the overload. The status bits SINC\_STAT.MAXO through SINC\_STAT.MAX3 indicate when the error a maximum limit on one of the secondary filter channels is passed, causing the error. The status bits SINC\_STAT.MINO through SINC\_STAT.MIN3 indicate when a minimum limit on one of the secondary filter channels is passed, causing the error.

#### Primary filter data saturation errors:

A number of status bits indicate the group and filter channel when the SINC filter detects data saturation. The status bits SINC\_STAT. GSATO and SINC\_STAT. GSATO indicate the filter control group when the SINC filter detects data saturation. The status bits SINC\_STAT. PSATO through SINC\_STAT. PSATO indicate a primary filter channel that detects data saturation.

#### - Primary filter transfer count exceeded:

The status bits SINC\_STAT.PCNTO and SINC\_STAT.PCNT1 are set every time a specified number of primary filter data sets for that filter group are transferred to memory. The primary filter data set for a group is the data for all the channels in the group. The specified number of data sets is the value in the SINC\_LEVELO.PCNT-SINC\_LEVEL1.PCNT bits. Write 1 to clear the bits before the next data transfer to generate a trigger.

#### - Primary filter data buffer errors:

A number of status bits indicate data buffer errors. The status bits <code>SINC\_STAT.FOVFO</code> and <code>SINC\_STAT.FFABO</code> and <code>SINC\_STAT.FFABO</code> indicate the filter group when an error occurs while writing the data to memory.

#### - SINC status interrupt:

There is a single SINC filter interrupt that can indicate secondary filter overload errors, primary filter data saturation, or primary filter data buffer overrun. There is one interrupt mask bit for each of these conditions per filter group. See Interrupt Masking for more information.

### **SINC Event Control**

The SINC provides status and error bits through different registers to signal the core about its state and various error conditions that occur during its operation. These conditions include:

- Interrupt status related to data overload, data saturation, data FIFO fault conditions
- Error status related to SINC operations
- History status (which do not generate interrupts) related to data FIFO operations

### **SINC Interrupt Signals**

The interrupt and trigger signals to the SINC filter module include:

- One interrupt signal, SINC\_STAT, triggered by fault events, such as detected overload limits and data transfer errors. Manage interrupt generation with the masking bits in the SINC\_CTL register:
  - Bits SINC\_CTL.ELIMO-SINC\_CTL.ELIM1 can enable (unmask) interrupt generation on overload faults when the SINC\_STAT.GLIMO-SINC\_STAT.GLIM1 bit is set, respectively.
  - Bits SINC\_CTL.ESATO-SINC\_CTL.ESAT1 can mask interrupt generation on data saturation faults when the SINC\_STAT.GSATO-SINC\_STAT.GSAT1 bit is set, respectively.
  - Bits SINC\_CTL.EFOVFO-SINC\_CTL.EFOVF1 can mask interrupt generation on data buffer overruns when the SINC\_STAT.FOVF0-SINC\_STAT.FOVF1 bit is set, respectively.

The fault bits in the SINC\_STAT register must be cleared to clear the interrupt.

- Two data count triggers, one trigger per each control group. The SINC filter module regularly uses the data count triggers to generate a software interrupt or trigger an event. First, set the SINC\_CTL.EPCNTO or SINC\_CTL.EPCNT1 masking bit to enable the data count trigger. Then, the TRU must assign the data count master (SINCO\_DATAO-1) to an interrupt input.
- Four overload triggers, one trigger per each channel. The SINC filter module can use overload triggers to trip the appropriate PWM block in the case of a fault. The overload trigger is always enabled, and the TRU must assign the masters (SINCO\_PO\_OVLD through SINCO\_P4\_OVLD) to the appropriate PWM trip input slave (PWMn\_TRIP\_TRIGn).

## **SINC Status and Error Signals**

The status and error signals related to SINC operations are as follows.

• SINC\_STAT **signals**:

- The amplitude and duration limit error signals for secondary SINC filters: SINC\_STAT.MAX0 through SINC\_STAT.MAX3, SINC\_STAT.MIN0 through SINC\_STAT.MIN3, and SINC\_STAT.GLIM0-SINC\_STAT.GLIM1.
- The output saturation error signals for primary SINC filters: SINC\_STAT.MAX0 through SINC\_STAT.MAX3, SINC\_STAT.MIN0 through SINC\_STAT.MIN3, and SINC\_STAT.GLIM0-SINC\_STAT.GLIM1.
- The output FIFO overflow error signals for primary SINC filters: SINC\_STAT.FOVFO and SINC\_STAT.FOVF1.
- The output count error signals for primary SINC filters: SINC\_STAT. PCNTO and SINC\_STAT. PCNT1.
- The SCB fabric-related error signals for primary SINC filters: SINC\_STAT. PFABO-SINC\_STAT. PFAB1.
- SINC\_CLK signals:
  - The phase shift signals for SINC modulator clocks: SINC\_CLK.MREQO-SINC\_CLK.MREQ1.
- SINC\_HIS\_STAT signals:
  - The history saved signals for secondary SINC filters: SINC\_HIS\_STAT.POHISPTR through SINC\_ HIS\_STAT.P3HISPTR, which indicate that the data history of the filter is saved in buffer registers due to a detected overload error signal.

## SINC Programming Model

The pin multiplexer enables the device input and output pins and connects the signals to the SINC module. Decide the filter grouping in advance. The filter parameters are defined according to the control register group.

Follow these steps to configure the filters:

- 1. Define the primary and secondary filter parameters by setting the appropriate bits in the control register for each filter channel group.
- 2. Set the upper and lower overload limits to maximum for each channel to avoid overload trips due to the filter startup transient.
- 3. Define the modulator clock frequency and startup mode.
- 4. Enable the SINC channels and assign them to the selected group of control registers.

Set the running overload limits after the filter settles, which is (order \* decimation) modulator clock cycles after startup. When the filters are running, the module transfers its data to data RAM on the dedicated DMA channels. Once configured, the control registers do not need accessing, but the status and some data buffer registers typically are read after fault events. In general, adjusting filter parameters during operation

leads to unpredictable results. However, you can write to the trigger and interrupt masks, as well as to the secondary threshold levels, during operation.

The DC gain of the converter subsystem depends on the gain of the input modulator  $(G_M)$ , filter order (0), and decimation rate (D). The primary filter has an output binary scalar (S) to fit data into a 16-bit range:

$$G_{\scriptscriptstyle M} = 0.625 \,\mathrm{x} \,\frac{D^{\scriptscriptstyle o}}{2^{\scriptscriptstyle s}}$$

## **SINC Programming Concepts**

Using the features and event control for the SINC to their greatest potential requires an understanding of some SINC-related concepts:

**Channel Configuration** 

Trigger Masking

**Interrupt Masking** 

**Modulator Clock** 

Filter Configuration

**Primary Filter Parameters** 

Primary DMA Configuration and Data Interrupts

Secondary Filter Parameters

Overload Detection

## **Channel Configuration**

The control bits, SINC\_CTL.ENO through SINC\_CTL.EN3, configure SINC module channels. These control bits enable or disable the selected SINC filter channel and assign the channel to one of the two control register groups. The selected control register group also determines the filter clock source.

### **Trigger Masking**

The SINC module has two data count triggers, one trigger per each group. The module can use the data count triggers to generate a software interrupt regularly or trigger an event. First, set SINC\_CTL.EPCNTO and SINC\_CTL.EPCNT1 masking bit to enable the data count trigger. Then, the TRU must assign the data count master (SINC\_DATn) to an interrupt input.

There are also four overload triggers, one trigger per each channel. The SINC module can use overload triggers to trip the appropriate PWM block when there is a fault. The overload trigger is always enabled,

and the TRU must assign the masters (SINCO\_Pn\_OVLD) to the appropriate PWM trip input slave (PWMn\_TRIP\_TRIGn).

### **Interrupt Masking**

The SINC filter can generate a SINC\_STAT interrupt signal when triggered by fault events, such as detected overload limits or data transfer errors.

Enable (unmask) interrupt generation with the SINC\_CTL register bits:

- Bits SINC\_CTL.ELIMO-SINC\_CTL.ELIM1 can enable interrupt generation on overload faults when the SINC\_STAT.GLIM0-SINC\_STAT.GLIM1 bit is set, respectively.
- Bits SINC\_CTL.ESATO-SINC\_CTL.ESAT1 can enable interrupt generation on data saturation faults when the SINC\_STAT.GSAT0-SINC\_STAT.GSAT1 bit is set, respectively.
- Bits SINC\_CTL.EFOVFO-SINC\_CTL.EFOVF1 can enable interrupt generation on data buffer overruns when the SINC\_STAT.FOVF0-SINC\_STAT.FOVF1 bit is set, respectively.

The fault bits in the SINC\_STAT register must be cleared to clear the interrupt.

#### **Modulator Clock**

The SINC filter has two modulator clock sources. Out of the two modulator clock sources, only the modulator clock for GROUP 0 is available on the GPIO port. Each clock source can be set with an output frequency in the range of 1-20 MHz. The SINC module uses bits in the SINC\_CLK register to control the modulator clock output, frequency, and phase. Assign the modulator clocks to the SINC filter channels according to their control group assignments. The SINC module uses the SINC\_CLK.MCENO-SINC\_CLK. MCEN1 bit fields to enable the modulator clocks and control the startup behavior of the clock. Start the clock immediately or enable the clock on the first rising edge of an external trigger connected to the SINCO\_SYNCO input of the module. This action synchronizes the modulator clock with a PWM waveform source by routing a PWMn\_SYNC master to a SINCO\_SYNCO or SINCO\_SYNC1 slave using the TRU.

The target frequency is in the range and derived from SYSCLK using an integer divisor in the SINC\_CLK. MDIVO or SINC\_CLK.MDIVO bits. Write to the SINC\_CLK.MREQO or SINC\_CLK.MREQO bit to adjust the phase of the clock. This adjustment lengthens the next clock period by the number of SCLK periods stored in the respective SINC\_CLK.MADJO or SINC\_CLK.MADJO bit field. The SINC\_CLK.MREQO or SINC\_CLK.MREQO bit is cleared automatically once the adjustment is complete.

## **Filter Configuration**

Configure the primary and secondary filter parameters, according to the group number, by setting the appropriate bits in the SINC\_RATEO-SINC\_RATE1, SINC\_LEVELO-SINC\_LEVEL1, and SINC\_BIASO-SINC\_BIAS1 control registers. Configure the DMA transfers by setting the appropriate bits in the SINC\_PHEAD0-SINC\_PHEAD1 and SINC\_PTAILO-SINC\_PTAIL1 registers. Set the maximum and minimum levels for overload detection in the four limit registers, SINC\_LIMITO-SINC\_LIMIT3. Set the overload filtering parameters in the SINC\_LEVELO-SINC\_LEVEL1 registers.

### **Primary Filter Parameters**

Set the primary filter to the  $3^{rd}$  or  $4^{th}$  order by the SINC\_LEVELO.PORD or SINC\_LEVEL1.PORD bit assigned to the channel. Set the decimation rate for the primary filter using the SINC\_RATEO.PDEC or SINC\_RATE1. PDEC bits assigned to the channel. Valid decimation rates are in the range 4–256. Set the phase of the primary filter output relative to the number of modulator clocks after enabling the filter using the SINC\_RATEO.PADJ or SINC\_RATE1.PADJ bits assigned to the channel. Valid PADJ values are in the range 0 to PDEC - 1.

The raw filter output is a 32-bit wide integer, has an offset added, and is scaled to a 16-bit number before transfer to memory. Store the 32-bit two's compliment offset value in the SINC\_BIASO or SINC\_BIASO register of the channel. Set the binary scale factor by a mantissa in the range 4–32 stored in the SINC\_LEVELO.PSCALE or SINC\_LEVELI.PSCALE bits. The output is a valid 16-bit signed number. If the number is outside of the valid range, the output is saturated to 0x8000 or 0x7FFF, while the SINC\_STAT.PSATO or SINC\_STAT.GSATI fault bit (according to the channel group) is set.

### **Primary DMA Configuration and Data Interrupts**

Transfer the primary SINC filter outputs to a circular buffer in data memory using DMA. There are separate DMA streams for each filter channel group. The output from the primary filter is interleaved with outputs from other primary filters in the same group. The interleaving order is from the lowest to the highest numbered filter.

The SINC module stores the circular buffer head address in the SINC\_PHEADO or SINC\_PHEAD1 register of the channel. It stores the tail address in the SINC\_PTAILO or SINC\_PTAIL1 register of the channel. The data address wraps around to the head address after the tail address is reached. The head and tail addresses must be 16-bit aligned and can be set to the same address. The SINC\_PPTRO or SINC\_PPTR1 register of the channel is a read-only register that contains the address of the most recent primary SINC filter data. If there is an overflow condition in the SINC filter output data FIFO, due to a delay DMA transfer, the SINC\_STAT.FOVF1 fault bit (according to the channel group) is set.

A SINC data trigger can be generated after a user-specified number of primary filter outputs (data transfers) completes. Specify the data count value by the SINC\_LEVELO.PCNT or SINC\_LEVEL1.PCNT bits assigned to the channel, and the trigger is generated every PCNT + 1 data transfers.

The **SINC Data Buffer Organization** figure shows the SINC data buffer organization. In the figure, SINC\_  $0UT_X_M[n]$  is the data for the n th most recent sample in the M th channel in the filter group X, and n=0 is the most recent data.



Figure 5: SINC Data Buffer Organization

### **Secondary Filter Parameters**

Set the secondary filter to the  $3^{rd}$  or  $4^{th}$  order by the SINC\_LEVELO.SORD or SINC\_LEVEL1.SORD bit assigned to the channel. Set the decimation rate for the secondary filter using the SINC\_RATEO.SDEC or SINC\_RATE1.SDEC bits assigned to the channel. The secondary filter outputs are limited to 16-bit values. Limit the decimation rate according to the filter order:

- Valid decimation rates are in the range 4–40 for the 3<sup>rd</sup> order filters
- Valid decimation rates are in the range of 4–16 for the 4<sup>th</sup> order filters

Set the phase of the primary filter output relative to the number of modulator clocks after using the SINC\_RATEO.PADJ or SINC\_RATE1.SADJ bits to enable the filter. Valid PADJ values are in the range 0 to SDEC - 1.

### **Overload Detection**

The function of the secondary SINC filter is to detect AC current overload conditions and set up the upper and lower limit detection thresholds. There are event count filters on the overload detector outputs to reject short-term transients, if desired. Define the overload thresholds in four 32-bit registers SINC\_LIMITO-SINC\_LIMIT3, according to the channel number. Each register contains the 16-bit LMAX and LMIN overload threshold values. The SINC filter module detects an overload condition when the secondary filter output exceeds the threshold for a minimum number of counts (LCNT) within the detection window (LWIN). Set the LCNT and LWIN count values in the SINC\_LEVELO or SINC\_LEVEL1 register assigned to the channel. When the SINC filter module detects an overload condition, the appropriate SINCO\_PX\_OVLD trigger is generated, and the SINC\_STAT.GLIMO or SINC\_STAT.GLIM1 fault bit is set.

The SINC filter module saves the eight most recent data samples for the secondary filter in a local circular buffer to support diagnostics after a fault is triggered. Since 16-bit data is saved, only four buffer registers are required per channel. For example, SINC\_PISEC\_HISTO-3 store the eight most recent 16-bit secondary filter outputs from channel 1. The SINC\_HIS\_STAT register contains four pointers (SINC\_HIS\_STAT.

 $\label{location} \verb|POHISPTR| through \verb|SINC_HIS_STAT|. P3HISPTR| is the buffer location of the most recent secondary current samples, per channel.$ 

# **ADSP-SC58x SINC Register Descriptions**

SINC (SINC) contains the following registers.

**Table 6:** ADSP-SC58x SINC Register List

| Name               | Description                                        |
|--------------------|----------------------------------------------------|
| SINC_BIASO         | Bias for Group 0 Register                          |
| SINC_BIAS1         | Bias for Group 1 Register                          |
| SINC_CLK           | Clock Control Register                             |
| SINC_CTL           | Control Register                                   |
| SINC_HIS_STAT      | History Status Register                            |
| SINC_LEVELO        | Level Control for Group 0 Register                 |
| SINC_LEVEL1        | Level Control for Group 1 Register                 |
| SINC_LIMITO        | (Amplitude) Limits for Secondary Filter 0 Register |
| SINC_LIMIT1        | (Amplitude) Limits for Secondary Filter 1 Register |
| SINC_LIMIT2        | (Amplitude) Limits for Secondary Filter 2 Register |
| SINC_LIMIT3        | (Amplitude) Limits for Secondary Filter 3 Register |
| SINC_POSEC_HIST[n] | Pair 0 Secondary (Filter) History n Register       |
| SINC_P1SEC_HIST[n] | Pair 1 Secondary (Filter) History n Register       |
| SINC_P2SEC_HIST[n] | Pair 2 Secondary (Filter) History n Register       |
| SINC_P3SEC_HIST[n] | Pair 3 Secondary (Filter) History n Register       |
| SINC_PHEADO        | Primary (Filters) Head for Group 0 Register        |
| SINC_PHEAD1        | Primary (Filters) Head for Group 1 Register        |
| SINC_PPTRO         | Primary (Filters) Pointer for Group 0 Register     |
| SINC_PPTR1         | Primary (Filters) Pointer for Group 1 Register     |

**Table 6:** ADSP-SC58x SINC Register List (Continued)

| Name        | Description                                 |
|-------------|---------------------------------------------|
| SINC_PTAILO | Primary (Filters) Tail for Group 0 Register |
| SINC_PTAIL1 | Primary (Filters) Tail for Group 1 Register |
| SINC_RATEO  | Rate Control for Group 0 Register           |
| SINC_RATE1  | Rate Control for Group 1 Register           |
| SINC_STAT   | Status Register                             |

## **Bias for Group 0 Register**

The SINC\_BIASO register controls an output bias added to primary SINC filters of group 0.



Figure 6: SINC\_BIASO Register Diagram

**Table 7:** SINC\_BIASO Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                    |
|---------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0                | BIAS     | Bias for Group 0 Primary Filters.                                                                                                                                                                                                                                                                                                          |
| (R/W)               |          | The SINC_BIASO.BIAS bits specify a bias for the primary SINC filters output. The bias is added to the output prior to saturation and DMA memory transfer. The valid value is represented in two's complement format; thus, must be programmed to be equal to $-(d \land o) / 2$ , where $d = SINC_RATEO.PDEC$ and $o = SINC_LEVELO.PORD$ . |

## **Bias for Group 1 Register**

The SINC\_BIAS1 register controls an output bias added to primary SINC filters of group 1.



Figure 7: SINC\_BIAS1 Register Diagram

**Table 8:** SINC\_BIAS1 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                          |
|---------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0                | BIAS     | Bias for Group1 Primary Filters.                                                                                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_BIAS1.BIAS bits specify a bias for the primary SINC filters output. The bias is added to the output prior to saturation and DMA memory transfer. The valid value is represented in two's complement format; thus, must be programmed to be equal to $-(d \land o) / 2$ , where where $d = SINC_RATE1.PDEC$ and $o = SINC_LEVEL1.PORD$ . |

## **Clock Control Register**

The SINC\_CLK register generates and enables two SINC modulator clocks. The register also controls each clocks output, frequency, phase, and start-up behavior.



Figure 8: SINC\_CLK Register Diagram

**Table 9:** SINC\_CLK Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                    |                                                                            |  |
|---------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
| 31:26               | MDIV1    | Modulator (Clock) Divider fo                                                                                                                                                                                                                                                                                                                               | or Group 1.                                                                |  |
| (R/W)               |          | The SINC_CLK.MDIV1 bits profor group 1. The valid value i                                                                                                                                                                                                                                                                                                  | vide the SCLK divider to generate the modulator clock is between 1 and 63. |  |
| 24                  | MREQ1    | Modulator (Clock) Request f                                                                                                                                                                                                                                                                                                                                | for Group 1 Status.                                                        |  |
| (R/W1S)             |          | The SINC_CLK.MREQ1 bit indicates status for a phase shift request of the modulator clock for group 1.                                                                                                                                                                                                                                                      |                                                                            |  |
|                     |          | If the bits state is changed from clear (=0) to set (=1), the following modulator clock 1 period is lengthened by the number of SCLK periods specified by the SINC_CLK.MADJ1 bits. Any writes to this bit while the bit is set are ignored. The bit is cleared by hardware (and only by hardware) once a requested modulator clock adjustment is complete. |                                                                            |  |
|                     |          | 0                                                                                                                                                                                                                                                                                                                                                          | Inactive                                                                   |  |
|                     |          | 1                                                                                                                                                                                                                                                                                                                                                          | Active                                                                     |  |
| 23:18               | MADJ1    | Modulator (Clock) Adjustment for Group 1.                                                                                                                                                                                                                                                                                                                  |                                                                            |  |
| (R/W)               |          | The SINC_CLK.MADJ1 bits provide the adjustment value for the modulator clock of group 1. The valid value is between 1 and 63 when SINC_CLK.MREQ1 is set (=1). A write to this bit field effects only an active modulator clock adjustment. See the SINC_CLK. MREQ1 bit filed description.                                                                  |                                                                            |  |

 Table 9:
 SINC\_CLK Register Fields (Continued)

| Bit No.<br>(Access)                                        | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                    |  |
|------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 17:16                                                      | MCEN1    | Modulator (Clock) Enable for Group 1.                                                                                                                                                                                                                                                                                                                      |  |
| (R/W)                                                      |          | The SINC_CLK.MCEN1 bits enable/disable the modulator clock for group 1 and control the clocks start-up behavior. Commence the clock immediately upon making it enabled, or enable and commence upon the next rising edge of PWMSYNC (PWM synchronizing output clock).                                                                                      |  |
|                                                            |          | 0 Disable                                                                                                                                                                                                                                                                                                                                                  |  |
|                                                            |          | 1 Reserved                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                            |          | 2 Enable and Commence                                                                                                                                                                                                                                                                                                                                      |  |
|                                                            |          | 3 Enable and Commence on Next Rising Edge                                                                                                                                                                                                                                                                                                                  |  |
| 15:10                                                      | MDIV0    | Modulator (Clock) Divider for Group 0.                                                                                                                                                                                                                                                                                                                     |  |
| (R/W)                                                      |          | The SINC_CLK.MDIVO bits provide the SCLK divider to generate the modulator clock for group 0. The valid value is between 1 and 63.                                                                                                                                                                                                                         |  |
| 8                                                          | MREQ0    | Modulator (Clock) Request for Group 0 Status.                                                                                                                                                                                                                                                                                                              |  |
| (R/W1S)                                                    |          | The SINC_CLK.MREQO bit indicates status for a phase shift request of the modulator clock for group 0.                                                                                                                                                                                                                                                      |  |
|                                                            |          | If the bits state is changed from clear (=0) to set (=1), the following modulator clock 0 period is lengthened by the number of SCLK periods specified by the SINC_CLK.MADJO bits. Any writes to this bit while the bit is set are ignored. The bit is cleared by hardware (and only by hardware) once a requested modulator clock adjustment is complete. |  |
|                                                            |          | 0 Inactive                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                            |          | 1 Active                                                                                                                                                                                                                                                                                                                                                   |  |
| 7:2                                                        | MADJ0    | Modulator (Clock) Adjustment for Group 0.                                                                                                                                                                                                                                                                                                                  |  |
| (R/W)                                                      |          | The SINC_CLK.MADJO bits provide the adjustment value for the modulator clock of group 0. The valid value is between 1 and 63 when SINC_CLK.MREQ1 is set (=1). A write to this bit field effects only an active modulator clock adjustment. See the SINC_CLK. MREQ1 bit filed description.                                                                  |  |
| 1:0                                                        | MCEN0    | Modulator (Clock) Enable for Group 0.                                                                                                                                                                                                                                                                                                                      |  |
| the clocks start-up behavior. Commence the clock immediate |          | The SINC_CLK.MCENO bits enable/disable the modulator clock for group 0 and control the clocks start-up behavior. Commence the clock immediately upon making it enabled, or enable and commence upon the next rising edge of PWMSYNC (PWM synchronizing output clock).                                                                                      |  |
|                                                            |          | 0 Disable                                                                                                                                                                                                                                                                                                                                                  |  |
|                                                            |          | 1 Reserved                                                                                                                                                                                                                                                                                                                                                 |  |
|                                                            |          | 2 Enable and Commence                                                                                                                                                                                                                                                                                                                                      |  |
|                                                            |          | 3 Enable and Commence on Next Rising Edge                                                                                                                                                                                                                                                                                                                  |  |
|                                                            |          |                                                                                                                                                                                                                                                                                                                                                            |  |

## **Control Register**

The SINC\_CTL register masks (disables) and unmasks (enables) SINC high-level interrupt signals triggered by fault events. The register also enables and assigns SINC filter pairs to one of two control groups.



Figure 9: SINC\_CTL Register Diagram

**Table 10:** SINC CTL Register Fields

| Bit No.<br>(Access) | Bit Name |                                                                                                                                                  | Description/Enumeration                                                                   |
|---------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| 31                  | ELIM1    | Enable Limit for Group 1.                                                                                                                        |                                                                                           |
| (R/W)               |          | The SINC_CTL.ELIM1 bit enables (unmasks) the SINC_STAT interrupt on overload conditions if this bit and status bit SINC_STAT.GLIM1 are set (=1). |                                                                                           |
|                     |          | 0                                                                                                                                                | Disable                                                                                   |
|                     |          | 1                                                                                                                                                | Enable                                                                                    |
| 30                  | ESAT1    | Enable Saturation for Group                                                                                                                      | 1.                                                                                        |
| (R/W)               |          |                                                                                                                                                  | les (unmasks) the SINC_STAT interrupt on output oit and bit SINC_STAT.GSAT1 are set (=1). |
|                     |          | 0                                                                                                                                                | Disable                                                                                   |
|                     |          | 1                                                                                                                                                | Enable                                                                                    |
| 29                  | EPCNT1   | Enable Primary Count for Gr                                                                                                                      | roup 1.                                                                                   |
| (R/W)               |          | The SINC_CTL.EPCNT1 bit enal bit and status bit SINC_STAT.F                                                                                      | bles a trigger event on each SINC_DATA1 request if this PCNT1 are set (=1).               |
|                     |          | 0                                                                                                                                                | Disable                                                                                   |
|                     |          | 1                                                                                                                                                | Enable                                                                                    |

 Table 10:
 SINC\_CTL Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                               |  |
|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28                  | EFOVF1   | Enable FIFO Overflow for Group 1.                                                                                                                                                                                                                                                     |  |
| (R/W)               |          | The SINC_CTL.EFOVF1 bit enables (unmasks) the SINC_STAT interrupt on data FIFO overflow conditions if this bit and status bit SINC_STAT.FOVF1 are set (=1). The SINC_STAT.FOVF1 bit is set (=1) when the group 1 output data FIFO overflows due to delayed SCB fabric ready response. |  |
|                     |          | 0 Disable                                                                                                                                                                                                                                                                             |  |
|                     |          | 1 Enable                                                                                                                                                                                                                                                                              |  |
| 15                  | ELIM0    | Enable Limit for Group 0.                                                                                                                                                                                                                                                             |  |
| (R/W)               |          | The SINC_CTL.ELIMO bit enables (unmasks) the SINC_STAT interrupt on overload conditions if this bit and status bit SINC_STAT.GLIMO are set (=1).                                                                                                                                      |  |
|                     |          | 0 Disable                                                                                                                                                                                                                                                                             |  |
|                     |          | 1 Enable                                                                                                                                                                                                                                                                              |  |
| 14                  | ESAT0    | Enable Saturation for Group 0.                                                                                                                                                                                                                                                        |  |
| (R/W)               |          | The SINC_CTL.ESATO bit enables (unmasks) the SINC_STAT interrupt on output saturation conditions if this bit and status bit SINC_STAT.GSATO are set (=1).                                                                                                                             |  |
|                     |          | 0 Disable                                                                                                                                                                                                                                                                             |  |
|                     |          | 1 Enable                                                                                                                                                                                                                                                                              |  |
| 13                  | EPCNT0   | Enable Primary Count for Group 0.                                                                                                                                                                                                                                                     |  |
| (R/W)               |          | The SINC_CTL.EPCNTO bit enables a trigger event on each SINC_DATAO request if this bit and status bit SINC_STAT.PCNTO are set (=1).                                                                                                                                                   |  |
|                     |          | 0 Disable                                                                                                                                                                                                                                                                             |  |
|                     |          | 1 Enable                                                                                                                                                                                                                                                                              |  |
| 12                  | EFOVF0   | Enable FIFO Overflow for Group 0.                                                                                                                                                                                                                                                     |  |
| (R/W)               |          | The SINC_CTL.EFOVFO bit enables (unmasks) the SINC_STAT interrupt on data FIFO overflow conditions if this bit and status bit SINC_STAT.FOVFO are set (=1). The SINC_STAT.FOVFO bit is set (=1) when the group 0 output data FIFO overflows due to delayed SCB fabric ready response. |  |
|                     |          | 0 Disable                                                                                                                                                                                                                                                                             |  |
|                     |          | 1 Enable                                                                                                                                                                                                                                                                              |  |
| 7:6                 | EN3      | Enable Filter Pair 3.                                                                                                                                                                                                                                                                 |  |
| (R/W)               |          | The SINC_CTL.EN3 bits enable/disable and assign SINC filter pair 3 to the control group.                                                                                                                                                                                              |  |
|                     |          | 0 Disable                                                                                                                                                                                                                                                                             |  |
|                     |          | 1 Reserved                                                                                                                                                                                                                                                                            |  |
|                     |          | 2 Enable and Assign to Group 0                                                                                                                                                                                                                                                        |  |
|                     |          | 3 Enable and Assign to Group 1                                                                                                                                                                                                                                                        |  |

 Table 10:
 SINC\_CTL Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                  |  |
|---------------------|----------|------------------------------------------------------------------------------------------|--|
| 5:4                 | EN2      | Enable Filter Pair 2.                                                                    |  |
| (R/W)               |          | The SINC_CTL.EN2 bits enable/disable and assign SINC filter pair 2 to the control group. |  |
|                     |          | 0 Disable                                                                                |  |
|                     |          | 1 Reserved                                                                               |  |
|                     |          | 2 Enable and Assign to Group 0                                                           |  |
|                     |          | 3 Enable and Assign to Group 1                                                           |  |
| 3:2                 | EN1      | Enable Filter Pair 1.                                                                    |  |
| (R/W)               |          | The SINC_CTL.EN1 bits enable/disable and assign SINC filter pair 1 to the control group. |  |
|                     |          | 0 Disable                                                                                |  |
|                     |          | 1 Reserved                                                                               |  |
|                     |          | 2 Enable and Assign to Group 0                                                           |  |
|                     |          | 3 Enable and Assign to Group 1                                                           |  |
| 1:0                 | EN0      | Enable Filter Pair 0.                                                                    |  |
| (R/W)               |          | The SINC_CTL.ENO bits enable/disable and assign SINC filter pair 0 to the control group. |  |
|                     |          | 0 Disable                                                                                |  |
|                     |          | 1 Reserved                                                                               |  |
|                     |          | 2 Enable and Assign to Group 0                                                           |  |
|                     |          | 3 Enable and Assign to Group 1                                                           |  |

## **History Status Register**

The SINC\_HIS\_STAT provides status for data histories of secondary SINC filters, in the corresponding history buffer registers. The SINC history buffer registers save the most recent filter samples once an overload fault signal is detected.



Figure 10: SINC\_HIS\_STAT Register Diagram

**Table 11:** SINC\_HIS\_STAT Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                  |
|---------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14:12 F             | P3HISPTR | Pair 3 History Pointer.                                                                                                                                                  |
| (R/NW)              |          | The SINC_HIS_STAT.P3HISPTR bits indicate the position for the most recent data sample of secondary SINC filter 3 in the corresponding SINC_P3SEC_HIST[n] register block. |
|                     |          | 0 History Register 3, MS                                                                                                                                                 |
|                     |          | 1 History Register 0, LS                                                                                                                                                 |
|                     |          | 2 History Register 0, MS                                                                                                                                                 |
|                     |          | 3 History Register 1, LS                                                                                                                                                 |
|                     |          | 4 History Register 1, MS                                                                                                                                                 |
|                     |          | 5 History Register 2, LS                                                                                                                                                 |
|                     |          | 6 History Register 2, MS                                                                                                                                                 |
|                     |          | 7 History Register 3, LS                                                                                                                                                 |
| 10:8 F              | P2HISPTR | Pair 2 History Pointer.                                                                                                                                                  |
| (R/NW)              |          | The SINC_HIS_STAT.P2HISPTR bits indicate the position for the most recent data sample of secondary SINC filter 2 in the corresponding SINC_P2SEC_HIST[n] register block. |
|                     |          | 0 History Register 3, MS                                                                                                                                                 |
|                     |          | 1 History Register 0, LS                                                                                                                                                 |
|                     |          | 2 History Register 0, MS                                                                                                                                                 |
|                     |          | 3 History Register 1, LS                                                                                                                                                 |
|                     |          | 4 History Register 1, MS                                                                                                                                                 |
|                     |          | 5 History Register 2, LS                                                                                                                                                 |
|                     |          | 6 History Register 2, MS                                                                                                                                                 |
|                     |          | 7 History Register 3, LS                                                                                                                                                 |

 Table 11:
 SINC\_HIS\_STAT Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                  |
|---------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:4                 | P1HISPTR | Pair 1 History Pointer.                                                                                                                                                  |
| (R/NW)              |          | The SINC_HIS_STAT.P1HISPTR bits indicate the position for the most recent data sample of secondary SINC filter 1 in the corresponding SINC_P1SEC_HIST[n] register block. |
|                     |          | 0 History Register 3, MS                                                                                                                                                 |
|                     |          | 1 History Register, LS                                                                                                                                                   |
|                     |          | 2 History Register 0, MS                                                                                                                                                 |
|                     |          | 3 History Register 1, LS                                                                                                                                                 |
|                     |          | 4 History Register 1, MS                                                                                                                                                 |
|                     |          | 5 History Register 2, LS                                                                                                                                                 |
|                     |          | 6 History Register 2, MS                                                                                                                                                 |
|                     |          | 7 History Register 3, LS                                                                                                                                                 |
| 2:0                 | P0HISPTR | Pair 0 History Pointer.                                                                                                                                                  |
| (R/NW)              |          | The SINC_HIS_STAT.POHISPTR bits indicate the position for the most recent data sample of secondary SINC filter 0 in the corresponding SINC_POSEC_HIST[n] register block. |
|                     |          | 0 History Register 3, MS                                                                                                                                                 |
|                     |          | 1 History Register 0, LS                                                                                                                                                 |
|                     |          | 2 History Register 0, MS                                                                                                                                                 |
|                     |          | 3 History Register 1, LS                                                                                                                                                 |
|                     |          | 4 History Register 1, MS                                                                                                                                                 |
|                     |          | 5 History Register 2, LS                                                                                                                                                 |
|                     |          | 6 History Register 2, MS                                                                                                                                                 |
|                     |          | 7 History Register 3, LS                                                                                                                                                 |

# **Level Control for Group 0 Register**

The SINC\_LEVELO register controls output scaling and count, excursion limit and window, as well as orders for primary and secondary SINC filters assigned to group 0.



Figure 11: SINC\_LEVELO Register Diagram

**Table 12:** SINC\_LEVELO Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 30                  | PORD     | Primary (Filter) Order.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| (R/W)               |          | The SINC_LEVELO.PORD bit determines the order for group 1 primary filters.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                     |          | 0 Third Order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                     |          | 1 Fourth Order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 29:24               | PSCALE   | Primary (Filter) Scaling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| (R/W)               |          | The SINC_LEVELO.PSCALE bits specify the scaling applied to the output of group 0 primary filters, prior to DMA transfer to memory. The valid value is between 4 to 32.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                     |          | The SINC integrator, decimator, and bias adjustment produce an integer value up to 32 bits wide. The range of a full-scale signal of a bit stream filtered by a primary SINC filter is approximately (BIAS +- ((0.625 * SINC_RATEO.PDEC) ^ order)). The value requires about (ln2(SINC_RATEO.PDEC) * order) bits of precision (where 'order' is 3 or 4, as specified by the SINC_LEVELO.PORD bit.  This bit field specifies the bit position of the intermediate value, which is transferred on the MSB of 16-bit DMA sample. Thus, the intermediate value is right-shifted by (SINC_LEVELO.PSCALE - 16) bits if SINC_LEVELO.PSCALE >= 16, or left-shifted by (16 - SINC_LEVELO.PSCALE ) bits if SINC_LEVELO.PSCALE < 16. If SINC_LEVELO.PSCALE >= 16, thus selecting a right shift, the shifted value is rounded up (as if 0.5 * LSB is added) before truncation. Rounding is not necessary for a left shift. If the scaled and rounded value exceeds the range of a signed 16-bit number, the sample is saturated (to 0x8000 or 0x7FFF), and the corresponding saturation status bit (SINC_STAT.PSAT3, SINC_STAT.PSAT3, SINC_STAT.PSAT1, or SINC_STAT.PSAT0 is set. |  |
|                     |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |

 Table 12:
 SINC\_LEVEL0 Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 23:16               | PCNT     | Primary (Filter) Count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| (R/W)               |          | The SINC_LEVELO.PCNT bits specify the modulo number of outputs for group 0 primary filters. The number must be one less than a desired modulo. Each time the number of outputs specified by this bit filed is transferred, the SINC_STAT.PCNTO status bit is set (=1). When the SINC_STAT.PCNTO bit is set (unless masked), it causes a TRU trigger. For example:                                                                                                                                                                                                                                                                                               |  |
|                     |          | 8'h00 written to the SINC_LEVELO.PCNT bit field sets bit SINC_STAT.PCNT0 to 1 after every primary SINC filter output is transferred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                     |          | 8'hFF written to the SINC_LEVELO.PCNT bit field sets bit SINC_STAT.PCNTO to 1 after every 256 primary SINC filter outputs transferred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 14                  | SORD     | Secondary (Filter) Order Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| (R/W)               |          | The SINC_LEVELO.SORD bit determines the order for group 0 secondary filters.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                     |          | 0 Third Order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                     |          | 1 Fourth Order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 13:11               | LCNT     | (Excursion) Limit Count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| (R/W)               |          | The SINC_LEVELO.LCNT bits specify the number (count) of output excursions beyond the amplitude specified for group 0 secondary filters. The number of excursions greater than specified by registers SINC_LIMIT3, SINC_LIMIT2, SINC_LIMIT2, and SINC_LIMIT0 is perceived as an overload and sets (=1) a corresponding MAX or MIN bit in the SINC_STAT register. The valid count is between 1 to 8. If the count is greater than SINC_LEVELO.LWIN, the bit fields behavior is as it is equal to SINC_LEVELO.LWIN. See SINC_LEVELO.LWIN for details. The valid count must be one less than a desired count: =000 require one excursion above the amplitude limit; |  |
|                     |          | =111 require eight excursions above the amplitude limit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 10:8                | LWIN     | (Excursion) Limit Window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| (R/W)               |          | The SINC_LEVELO.LWIN bits specify the window size for excursion checking for group 0 secondary filters. The window size is the number of the most recent outputs to be included in a measurement specified by the SINC_LEVELO.LCNT bits. The valid value must be one less than a desired count (1 to 8), meaning the valid value is 0 to 7.                                                                                                                                                                                                                                                                                                                     |  |

# **Level Control for Group 1 Register**

The SINC\_LEVEL1 register controls output scaling and count, excursion limit and window, as well as orders for primary and secondary SINC filters assigned to group 1.



Figure 12: SINC\_LEVEL1 Register Diagram

**Table 13:** SINC\_LEVEL1 Register Fields

| Bit No.<br>(Access) | Bit Name | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Description/Enumeration                                                                                      |
|---------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 30                  | PORD     | Primary (Filter) Order.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                              |
| (R/W)               |          | The SINC_LEVEL1.PORD bits de                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | termines the order for group 1 primary filters.                                                              |
|                     |          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Third Order                                                                                                  |
|                     |          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Fourth Order                                                                                                 |
| 29:24               | PSCALE   | Primary (Filter) Scaling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                              |
| (R/W)               |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | specify the scaling applied to the output of group 1 transfer to memory. The valid value is between 4 to 32. |
|                     |          | The SINC integrator, decimator, and bias adjustment produce an integer value up 32 bits wide. The range of a full-scale signal of a bit stream filtered by a primary SI filter is approximately (BIAS +- ((0.625 * SINC_RATE1.PDEC) ^ order)). The value requires about (ln2(SINC_RATE1.PDEC) * order) bits of precision (where 'order' is 4, as specified by the SINC_LEVEL1.PORD bit.  This bit field specifies the bit position of the intermediate value, which is transfer on the MSB of 16-bit DMA sample. Thus, the intermediate value is right-shifted by (SINC_LEVEL1.PSCALE - 16) bits if SINC_LEVEL1.PSCALE >= 16, or left-shifted by (16 SINC_LEVEL1.PSCALE ) bits if SINC_LEVEL1.PSCALE < 16. If SINC_LEVEL1.PSCALE >= thus selecting a right shift, the shifted value is rounded up (as if 0.5 * LSB is addedefore truncation. Rounding is not necessary for a left shift. If the scaled and roun value exceeds the range of a signed 16-bit number, the sample is saturated (to 0x8 or 0x7FFF), and the corresponding saturation status bit (SINC_STAT.PSAT3, SINC_STAT.PSAT2, SINC_STAT.PSAT1, or SINC_STAT.PSAT0 is set. |                                                                                                              |
|                     |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                              |

 Table 13:
 SINC\_LEVEL1 Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:16               | PCNT     | Primary (Filter) Count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| (R/W)               |          | The SINC_LEVEL1.PCNT bits specify the modulo number of outputs for group 1 primary filters. The number must be one less than a desired modulo. Each time the number of outputs specified by this bit filed is transferred, the SINC_STAT.PCNT1 status bit is set (=1). When the SINC_STAT.PCNT1 bit is set (unless masked), it causes a TRU trigger. For example:                                                                                                                                                                                                                                         |
|                     |          | 8'h00 written to the SINC_LEVEL1.PCNT bit field sets bit SINC_STAT.PCNT1 to 1 after every primary SINC filter output is transferred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                     |          | 8'hFF written to the SINC_LEVEL1.PCNT bit field sets bit SINC_STAT.PCNT1 to 1 after every 256 primary SINC filter outputs transferred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14                  | SORD     | Secondary (Filter) Order.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LEVEL1.SORD bit determines the order for group 1 secondary filters. The SINC_LEVEL1.SORD bit determines the order for group 1 secondary filters.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                     |          | 0 Third Order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                     |          | 1 Fourth Order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13:11               | LCNT     | (Excursion) Limit Count.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| (R/W)               |          | The SINC_LEVEL1.LCNT bits specify the number (count) of output excursions beyond the amplitude specified for group 1 secondary filters. The number of excursions greater than specified by registers SINC_LIMIT3, SINC_LIMIT2, SINC_LIMIT2, and SINC_LIMIT0 is perceived as an overload and sets (=1) a corresponding MAX or MIN bit in the SINC_STAT register. The valid count is between 1 to 8. If the count is greater than SINC_LEVEL1.LWIN, the bit fields behavior is as it is equal to SINC_LEVEL1.LWIN. See SINC_LEVEL1.LWIN for details. The valid count must be one less than a desired count: |
|                     |          | =000 require one excursion above the amplitude limit;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                     |          | =111 require eight excursions above the amplitude limit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10:8                | LWIN     | (Excursion) Limit Window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LEVEL1.LWIN bits specify the window size for excursion checking for group 1 secondary filters. The window size is the number of the most recent outputs to be included in a measurement specified by the SINC_LEVEL1.LCNT bits. The valid value must be one less than a desired count (1 to 8), meaning the valid value is 0 to 7.                                                                                                                                                                                                                                                               |

# (Amplitude) Limits for Secondary Filter 0 Register

The SINC\_LIMITO register controls amplitude limits for a secondary filter of SINC pair 0.



Figure 13: SINC\_LIMITO Register Diagram

**Table 14:** SINC\_LIMITO Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                               |
|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16               | LMAX     | Limit Maximum for Secondary Filter 0.                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LIMITO.LMAX bits specify the output signal conditions for the secondary SINC filter 0. In conjunction with bits LCNT and LWIN in register SINC_LEVEL1 or SINC_LEVEL0, this bit field specifies conditions for an associated maximum limit warning bit in register SINC_STAT. |
| 15:0                | LMIN     | Limit Minimum for Secondary Filter 0.                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LIMITO.LMIN bits specify the output signal conditions for the secondary SINC filter 0. In conjunction with bits LCNT and LWIN in register SINC_LEVEL1 or SINC_LEVEL0, this bit field specifies conditions for an associated minimum limit warning bit in register SINC_STAT. |

## (Amplitude) Limits for Secondary Filter 1 Register

The SINC\_LIMIT1 register controls amplitude limits for a secondary filter of SINC pair 1.



Figure 14: SINC\_LIMIT1 Register Diagram

**Table 15:** SINC\_LIMIT1 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                               |
|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16               | LMAX     | Limit Maximum for Secondary Filter 1.                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LIMIT1.LMAX bits specify the output signal conditions for the secondary SINC filter 1. In conjunction with bits LCNT and LWIN in register SINC_LEVEL1 or SINC_LEVEL0, this bit field specifies conditions for an associated maximum limit warning bit in register SINC_STAT. |
| 15:0                | LMIN     | Limit Minimum for Secondary Filter 1.                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LIMIT1.LMIN bits specify the output signal conditions for the secondary SINC filter 1. In conjunction with bits LCNT and LWIN in register SINC_LEVEL1 or SINC_LEVEL0, this bit field specifies conditions for an associated minimum limit warning bit in register SINC_STAT. |

## (Amplitude) Limits for Secondary Filter 2 Register

The SINC\_LIMIT2 register controls amplitude limits for a secondary filter of SINC pair 2.



Figure 15: SINC\_LIMIT2 Register Diagram

**Table 16:** SINC\_LIMIT2 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                               |
|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16               | LMAX     | Limit Maximum for Secondary Filter 2.                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LIMIT2.LMAX bits specify the output signal conditions for the secondary SINC filter 2. In conjunction with bits LCNT and LWIN in register SINC_LEVEL1 or SINC_LEVEL0, this bit field specifies conditions for an associated maximum limit warning bit in register SINC_STAT. |

| Table 16: | SINC LIMIT2 | Register Fields | (Continued) |
|-----------|-------------|-----------------|-------------|
|           |             |                 |             |

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                               |
|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0                | LMIN     | Limit Minimum for Secondary Filter 2.                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LIMIT2.LMIN bits specify the output signal conditions for the secondary SINC filter 2. In conjunction with bits LCNT and LWIN in register SINC_LEVEL1 or SINC_LEVEL0, this bit field specifies conditions for an associated minimum limit warning bit in register SINC_STAT. |

# (Amplitude) Limits for Secondary Filter 3 Register

The SINC\_LIMIT3 register controls amplitude limits for a secondary filter of SINC pair 3.



Figure 16: SINC\_LIMIT3 Register Diagram

**Table 17:** SINC\_LIMIT3 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                               |
|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16               | LMAX     | Limit Maximum for Secondary Filter 3.                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LIMIT3.LMAX bits specify the output signal conditions for the secondary SINC filter 3. In conjunction with bits LCNT and LWIN in register SINC_LEVEL1 or SINC_LEVEL0, this bit field specifies conditions for an associated maximum limit warning bit in register SINC_STAT. |
| 15:0                | LMIN     | Limit Minimum for Secondary Filter 3.                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_LIMIT3.LMIN bits specify the output signal conditions for the secondary SINC filter 3. In conjunction with bits LCNT and LWIN in register SINC_LEVEL1 or SINC_LEVEL0, this bit field specifies conditions for an associated minimum limit warning bit in register SINC_STAT. |

## Pair 0 Secondary (Filter) History n Register

The SINC\_POSEC\_HIST[n] read-only register provides the eight most recent samples produced by secondary SINC filter 0. The 16-bit samples are stored in the 32-bit register in circular manner, starting with the low-order field of the first SINC\_POSEC\_HIST[n] register. The stored values, one compared to the limit, count, and window settings, set the SINC\_STAT.MAXO and SINC\_STAT.MINO bits.



Figure 17: SINC\_POSEC\_HIST[n] Register Diagram

**Table 18:** SINC\_POSEC\_HIST[n] Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                         |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------|
| 31:16               | HI       | High Data Word.                                                                                                 |
| (R/NW)              |          | The SINC_POSEC_HIST[n].HI bits provide the 16-bit sample in the most significant half of the 32- bit register.  |
| 15:0                | LO       | Low Data Word.                                                                                                  |
| (R/NW)              |          | The SINC_POSEC_HIST[n].LO bits provide the 16-bit sample in the least significant half of the 32- bit register. |

### Pair 1 Secondary (Filter) History n Register

The SINC\_PISEC\_HIST[n] read-only register provides the eight most recent samples produced by secondary SINC filter 1. The 16-bit samples are stored in the 32-bit register in circular manner, starting with the low-order field of the first SINC\_PISEC\_HIST[n] register. The stored values, compared to the limit, count, and window settings, set the SINC\_STAT.MAX1 and SINC\_STAT.MIN1 bits.



**Figure 18:** SINC\_P1SEC\_HIST[n] Register Diagram

**Table 19:** SINC\_P1SEC\_HIST[n] Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                          |
|---------------------|----------|------------------------------------------------------------------------------------------------------------------|
| 31:16               | HI       | High Data Word.                                                                                                  |
| (R/NW)              |          | The SINC_PISEC_HIST[n]. HI bits provide the 16-bit sample in the most significant half of the 32- bit register.  |
| 15:0                | LO       | Low Data Word.                                                                                                   |
| (R/NW)              |          | The SINC_PISEC_HIST[n]. LO bits provide the 16-bit sample in the least significant half of the 32- bit register. |

#### Pair 2 Secondary (Filter) History n Register

The SINC\_P2SEC\_HIST[n] read-only register provides the eight most recent samples produced by secondary SINC filter 2. The 16-bit samples are stored in the 32-bit register in circular manner, starting with the low-order field of the first SINC\_P2SEC\_HIST[n] register. The stored values, compared to the limit, count, and window settings, set the SINC\_STAT.MAX2 and SINC\_STAT.MIN2 bits.



**Figure 19:** SINC\_P2SEC\_HIST[n] Register Diagram

| Table 20: SINC P2SEC H | HIST[n] Register Fields |
|------------------------|-------------------------|
|------------------------|-------------------------|

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                         |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------|
| 31:16               | HI       | High Data Word.                                                                                                 |
| (R/NW)              |          | The SINC_P2SEC_HIST[n].HI bits provide the 16-bit sample in the most significant half of the 32- bit register.  |
| 15:0                | LO       | Low Data Word.                                                                                                  |
| (R/NW)              |          | The SINC_P2SEC_HIST[n].L0 bits provide the 16-bit sample in the least significant half of the 32- bit register. |

## Pair 3 Secondary (Filter) History n Register

The SINC\_P3SEC\_HIST[n] read-only register provides the eight most recent samples produced by secondary SINC filter 3. The 16-bit samples are stored in the 32-bit register in circular manner, starting with the low-order field of the first SINC\_P3SEC\_HIST[n] register. The stored values, compared to the limit, count, and window settings, set the SINC\_STAT.MAX3 and SINC\_STAT.MIN3 bits.



**Figure 20:** SINC\_P3SEC\_HIST[n] Register Diagram

**Table 21:** SINC\_P3SEC\_HIST[n] Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                         |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------|
| 31:16               | HI       | High Data Word.                                                                                                 |
| (R/NW)              |          | The SINC_P3SEC_HIST[n].HI bits provide the 16-bit sample in the most significant half of the 32- bit register.  |
| 15:0                | LO       | Low Data Word.                                                                                                  |
| (R/NW)              |          | The SINC_P3SEC_HIST[n].LO bits provide the 16-bit sample in the least significant half of the 32- bit register. |

#### **Primary (Filters) Head for Group 0 Register**

The SINC\_PHEADO register stores the head address for a circular buffer in data memory to which to transfer the primary SINC filter outputs (according to control group 0 assignments).



Figure 21: SINC\_PHEAD0 Register Diagram

**Table 22:** SINC\_PHEAD0 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                 |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0                | PHEAD    | Primary (Filter) Head Pointer.                                                                                                                                                                                                                                                                                                          |
| (R/W)               |          | The SINC_PHEADO.PHEAD bits hold the pointer (address) for DMA transfer to memory. Commencing at and wrapping back to SINC_PHEADO.PHEAD after SINC_PTAILO.PTAIL is reached, it forms a circular buffer, to which to transfer the primary SINC filter outputs (group 0). The valid address must be 16-bit aligned (address must be even). |

## **Primary (Filters) Head for Group 1 Register**

The SINC\_PHEAD1 register stores the head address for a circular buffer in data memory to which to transfer the primary SINC filter outputs (according to control group 1 assignments).



Figure 22: SINC\_PHEAD1 Register Diagram

**Table 23:** SINC\_PHEAD1 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                 |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0                | PHEAD    | Primary (Filter) Head Pointer.                                                                                                                                                                                                                                                                                                          |
| (R/W)               |          | The SINC_PHEAD1.PHEAD bits hold the pointer (address) for DMA transfer to memory. Commencing at and wrapping back to SINC_PHEAD1.PHEAD after SINC_PTAIL1.PTAIL is reached, it forms a circular buffer, to which to transfer the primary SINC filter outputs (group 1). The valid address must be 16-bit aligned (address must be even). |

# **Primary (Filters) Pointer for Group 0 Register**

The SINC\_PPTRO read-only register points to a circular buffer holding the most recent results of primary SINC filters, according to control group 0 assignments.



Figure 23: SINC\_PPTR0 Register Diagram

**Table 24:** SINC\_PPTR0 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0                | PPTR     | Primary (Filter) Pointer.                                                                                                                                                                                                                                                                                                                                                                       |
| (R/NW)              |          | The SINC_PPTRO.PPTR bits hold the address for the last memory location of the most recent set of primary SINC filter results (group 0).                                                                                                                                                                                                                                                         |
|                     |          | The address is incremented once all of the primary SINC filter data (assigned to group 0 and associated to a particular time stamp) is successfully presented to the system fabric.                                                                                                                                                                                                             |
|                     |          | Memory locations beyond the location reported by this register may be partially updated, so the entire circular buffer is not considered valid. Note that in real-time operation, due to fabric latency, write data may be in flight on the system fabric after the point when this bit field is updated. Thus, the write data may not be observed in memory until it has transited the fabric. |

## **Primary (Filters) Pointer for Group 1 Register**

The SINC\_PPTR1 read-only register points to a circular buffer holding the most recent results of primary SINC filters, according to control group 1 assignments.



Figure 24: SINC\_PPTR1 Register Diagram

**Table 25:** SINC\_PPTR1 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0                | PPTR     | Primary (Filter) Pointer.                                                                                                                                                                                                                                                                                                                                                                       |
| (R/NW)              |          | The SINC_PPTR1.PPTR bits hold the address for the last memory location of the most recent set of primary SINC filter results (group 1).                                                                                                                                                                                                                                                         |
|                     |          | The address is incremented once all of the primary SINC filter data (assigned to group 1 and associated to a particular time stamp) is successfully presented to the system fabric.                                                                                                                                                                                                             |
|                     |          | Memory locations beyond the location reported by this register may be partially updated, so the entire circular buffer is not considered valid. Note that in real-time operation, due to fabric latency, write data may be in flight on the system fabric after the point when this bit field is updated. Thus, the write data may not be observed in memory until it has transited the fabric. |

#### **Primary (Filters) Tail for Group 0 Register**

The SINC\_PTAILO register stores the tail address for a circular buffer in data memory to which to transfer the primary SINC filter outputs (according to control group 1 assignments).



Figure 25: SINC\_PTAILO Register Diagram

**Table 26:** SINC\_PTAILO Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                 |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0                | PTAIL    | Primary (Filter) Tail Pointer.                                                                                                                                                                                                                                                                                                          |
| (R/W)               |          | The SINC_PTAILO.PTAIL bits hold the pointer (address) for DMA transfer to memory. Commencing at and wrapping back to SINC_PHEADO.PHEAD after SINC_PTAILO.PTAIL is reached, it forms a circular buffer, to which to transfer the primary SINC filter outputs (group 1). The valid address must be 16-bit aligned (address must be even). |

# **Primary (Filters) Tail for Group 1 Register**

The SINC\_PTAIL1 register stores the tail address for a circular buffer in data memory to which to transfer the primary SINC filter outputs (according to control group 1 assignments).



**Figure 26:** SINC\_PTAIL1 Register Diagram

| <b>Table 27:</b> 3 | SINC | PTAIL1 | Register | Fields |
|--------------------|------|--------|----------|--------|
|--------------------|------|--------|----------|--------|

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                 |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0                | PTAIL    | Primary (Filter) Tail Pointer.                                                                                                                                                                                                                                                                                                          |
| (R/W)               |          | The SINC_PTAIL1.PTAIL bits hold the pointer (address) for DMA transfer to memory. Commencing at and wrapping back to SINC_PHEAD1.PHEAD after SINC_PTAIL1.PTAIL is reached, it forms a circular buffer, to which to transfer the primary SINC filter outputs (group 1). The valid address must be 16-bit aligned (address must be even). |

# **Rate Control for Group 0 Register**

The SINC\_RATEO register controls phase adjustments and decimation rates for primary and secondary SINC filters assigned to group 0.



Figure 27: SINC\_RATEO Register Diagram

**Table 28:** SINC\_RATEO Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30:25               | SADJ     | Secondary (Filter) Adjustment.                                                                                                                                                                                                                                                                                                                                                                                                |
| (R/W)               |          | The SINC_RATEO.SADJ bits provide the phase adjustment for the decimated output of group 0 secondary filters. The valid adjustment is between 0 and (SINC_RATEO.SDEC - 1), in modulator clock cycles, relative to the time the filter is enabled in the SINC_CTL register.                                                                                                                                                     |
|                     |          | The secondary SINC filter calculates an output in modulator clock cycle equivalent to ((SINC_RATEO.SDEC * n) - SINC_RATEO.SADJ), where n is an integer $> 1$ . This bit field can be changed while the filter is running and takes effect after the next decimation sample is generated. The effect of the change requires time to ripple through the filter: a number of output sample periods is equal to the filter order. |

| Table 28: | SINC_RATE0 Register Fields | (Continued) |
|-----------|----------------------------|-------------|
|-----------|----------------------------|-------------|

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24:16               | PADJ     | Primary (Filter) Adjustment.                                                                                                                                                                                                                                                                                                                                                                                                 |
| (R/W)               |          | The SINC_RATEO.PADJ bits provide the phase adjustment for the decimated output of group 0 primary filters. The valid adjustment is between 0 and (SINC_RATEO.PDEC - 1), in modulator clock cycles, relative to the time the filter is enabled in the SINC_CTL register.                                                                                                                                                      |
|                     |          | The primary SINC filter calculates an output in modulator clock cycle equivalent to ( $(SINC\_RATEO.PDEC*n) - SINC\_RATEO.PADJ$ ), where n is an integer > 1. This bit field can be changed while the filter is running and takes effect after the next decimation sample is generated. The effect of the change requires time to ripple through the filter: a number of output sample periods is equal to the filter order. |
| 14:9                | SDEC     | Secondary (Filter) Decimation Rate.                                                                                                                                                                                                                                                                                                                                                                                          |
| (R/W)               |          | The SINC_RATEO.SDEC bits provide the decimation rate for group 0 secondary filters. The valid range depends on the SINC order selected.                                                                                                                                                                                                                                                                                      |
|                     |          | If the third order (SINC_LEVELO.SORD = 0), the valid range is 4 to 40.                                                                                                                                                                                                                                                                                                                                                       |
|                     |          | If the forth order (SINC_LEVELO.SORD = 1), the valid rate is 4 to 16.                                                                                                                                                                                                                                                                                                                                                        |
| 8:0                 | PDEC     | Primary (Filter) Decimation Rate.                                                                                                                                                                                                                                                                                                                                                                                            |
| (R/W)               |          | The SINC_RATEO.PDEC bits provide the decimation rate for group 0 primary filters. The valid rate is 256 to 4.                                                                                                                                                                                                                                                                                                                |

## **Rate Control for Group 1 Register**

The SINC\_RATE1 register controls phase adjustments and decimation rates for primary and secondary SINC filters assigned to group 1.



Figure 28: SINC\_RATE1 Register Diagram

 Table 29:
 SINC\_RATE1 Register Fields

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30:25               | SADJ     | Secondary (Filter) Adjustment.                                                                                                                                                                                                                                                                                                                                                                                                  |
| (R/W)               |          | The SINC_RATE1.SADJ bits provide the phase adjustment for the decimated output of group 1 secondary filters. The valid adjustment is between 0 and (SINC_RATE1.SDEC - 1), in modulator clock cycles, relative to the time the filter is enabled in the SINC_CTL register.                                                                                                                                                       |
|                     |          | The secondary SINC filter calculates an output in modulator clock cycle equivalent to (( $SINC_RATE1.SDEC*n$ ) - $SINC_RATE1.SADJ$ ), where n is an integer > 1. This bit field can be changed while the filter is running and takes effect after the next decimation sample is generated. The effect of the change requires time to ripple through the filter: a number of output sample periods is equal to the filter order. |
| 24:16               | PADJ     | Primary (Filter) Adjustment.                                                                                                                                                                                                                                                                                                                                                                                                    |
| (R/W)               |          | The SINC_RATE1.PADJ bits provide the phase adjustment for the decimated output of group 1 primary filters. The valid adjustment is between 0 and (SINC_RATE1.PDEC - 1), in modulator clock cycles, relative to the time the filter is enabled in the SINC_CTL register.                                                                                                                                                         |
|                     |          | The primary SINC filter calculates an output in modulator clock cycle equivalent to ( $(SINC_RATE1.PDEC*n) - SINC_RATE1.PADJ$ ), where n is an integer > 1. This bit field can be changed while the filter is running and takes effect after the next decimation sample is generated. The effect of the change requires time to ripple through the filter: a number of output sample periods is equal to the filter order.      |
| 14:9                | SDEC     | Secondary (Filter) Decimation Rate.                                                                                                                                                                                                                                                                                                                                                                                             |
| (R/W)               |          | The SINC_RATE1.SDEC bits provide the decimation rate for group 1 secondary filters. The valid range depends on the SINC order selected.                                                                                                                                                                                                                                                                                         |
|                     |          | If the third order (SINC_LEVEL1.SORD = 0), the valid range is 4 to 40.                                                                                                                                                                                                                                                                                                                                                          |
|                     |          | If the forth order (SINC_LEVEL1.SORD = 1), the valid rate is 4 to 16.                                                                                                                                                                                                                                                                                                                                                           |
| 8:0                 | PDEC     | Primary (Filter) Decimation Rate.                                                                                                                                                                                                                                                                                                                                                                                               |
| (R/W)               |          | The SINC_RATE1.PDEC bits provide the decimation rate for group 1 primary filters. The valid rate is 256 to 4.                                                                                                                                                                                                                                                                                                                   |

# **Status Register**

The SINC\_STAT register indicates status for SINC output saturation, amplitude and duration limits, overload conditions, and data transfer errors.



Figure 29: SINC\_STAT Register Diagram

 Table 30:
 SINC\_STAT Register Fields

| Bit No.<br>(Access) | Bit Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                 |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31                  | GLIM1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Group 1 Limit Status.                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                 |
| (R/NW)              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The SINC_STAT.GLIM1 indicates status for an amplitude and duration limit of secondary SINC filters assigned to group 1. This bit is set (=1) if any limit specified by registers SINC_LIMIT3, SINC_LIMIT2, SINC_LIMIT1, or SINC_LIMIT0, within the duration count and window specified by bits SINC_LEVELO.LCNT and SINC_LEVELO.LWIN are exceeded.                                                                                                              |                                                                                                                                                                                 |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | STAT.MAX3, SINC_STAT.MAX2, S                                                                                                                                                                                                                                                                                                                                                                                                                                    | ondary SINC filter, examine the filters status bits SINC_<br>SINC_STAT.MAX1, SINC_STAT.MAX0, SINC_STAT.MIN3, SINC_<br>and SINC_STAT.MAX0 according to the group 1<br>register.  |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Not Exceeded                                                                                                                                                                    |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Exceeded                                                                                                                                                                        |
| 30                  | GSAT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Group 1 Saturation Status.                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                 |
| (R/NW)              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The SINC_STAT.GSAT1 indicates status for the output saturation bit of primary SINC filters assigned to group 1. The bit is set (=1) if any filter of group 1 has its saturation status bit set (=1).  To identify the offending SINC primary filter, examine bits SINC_STAT.PSAT3, SINC_STAT.PSAT2, SINC_STAT.PSAT1, and SINC_STAT.PSAT0 according to the group 1 assignments specified by the SINC_CTL.EN3, SINC_CTL.EN2, SINC_CTL.EN1, and SINC_CTL.EN0 bits. |                                                                                                                                                                                 |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                 |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                 |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Set                                                                                                                                                                             |
| 29                  | PCNT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Primary (Filter) Count for Group 1 Status.                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                 |
| (R/W1C)             | The SINC_STAT.PCNT1 indicates status for the output count of primary Stassigned to group 1. The bit is set (=1) each time the modulo number of (specified by the SINC_LEVEL1.PCNT bits) has been transferred for each p filter assigned to group 1. Each count in SINC_LEVEL1.PCNT corresponds complete set or vector of samples from all SINC filter pairs assigned to g For example, if group 1 is assigned three SINC filters pairs 0, 1, and 3, a LEVEL1.PCNT is set to 5, then this status bit is set after the transfer of ever complete sample vector, comprising 3 x 5= 15 data samples. This bit assigned to go the sample of the system SCB fabric is complete, and a valid SCB response is received by the SINC filter unit. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | is set (=1) each time the modulo number of outputs 1.PCNT bits) has been transferred for each primary SINC ch count in SINC_LEVEL1.PCNT corresponds to one                      |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | this status bit is set after the transfer of every 5th aprising $3 \times 5 = 15$ data samples. This bit asserts when the em SCB fabric is complete, and a valid SCB write data |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | If this status bit and bit SINC_CTL.EPCNT1 are set (=1), the SINC_DATA1 trigger is asserted. Write 1 to clear.                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                 |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Not Reached                                                                                                                                                                     |
|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reached                                                                                                                                                                         |

 Table 30:
 SINC\_STAT Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28                  | FOVF1    | FIFO Overflow for Group 1 Status.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| (R/W1C)             |          | The SINC_STAT.FOVF1 indicates status for the data output FIFO bit of primary SINC filters assigned to group 1. This bit is set (= 1) if the output FIFO for any filter in group 1 overflows due to slow SCB fabric response. The FIFO for each primary SINC filter contains two data sample locations. An overflow occurs if a third data sample is generated before the first sample's data is transferred into the SCB fabric write data channel. |  |
|                     |          | After any overflow signaled by this bit occurs, all further SCB transmissions generated by group 1 are UNSPECIFIED until all SINC filters of the group are shut down and restarted. Clearing this status bit (=0) alone is not sufficient to re-sync the DMA stream. Write 1 to clear.                                                                                                                                                              |  |
|                     |          | If this status bit and bit SINC_CTL.EFOVF1 are set (=1), the SINC_STAT interrupt is asserted.                                                                                                                                                                                                                                                                                                                                                       |  |
|                     |          | 0 No Overflow                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                     |          | 1 Overflow                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 27                  | PFAB1    | Primary (Filter) Fabric Error for Group 1 Status.                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| (R/W1C)             |          | The SINC_STAT.PFAB1 indicates error status for the output of any primary SINC filter assigned to group 1. The bit is set (=1) if the SCB fabric provides a write error response for a filter output transfer associated with group 1, or if an overrun occurs for a filter in group 1. An interrupt is requested whenever this bit =1 (not maskable).                                                                                               |  |
|                     |          | 0 Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                     |          | 1 Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 23                  | PSAT3    | Primary (Filter) 3 Saturation Status.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| (R/W1C)             |          | The SINC_STAT. PSAT3 bit indicates whether the primary SINC filter 3 requires saturation.                                                                                                                                                                                                                                                                                                                                                           |  |
|                     |          | 0 Not Saturated                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                     |          | 1 Saturated                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 22                  | PSAT2    | Primary (Filter) 2 Saturation Status.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| (R/W1C)             |          | The SINC_STAT. PSAT2 bit indicates whether the primary SINC filter 2 requires saturation.                                                                                                                                                                                                                                                                                                                                                           |  |
|                     |          | 0 Not Saturated                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                     |          | 1 Saturated                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 21                  | PSAT1    | Primary (Filter) 1 Saturation Status.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| (R/W1C)             |          | The SINC_STAT. PSAT1 bit indicates whether the primary SINC filter 1 requires saturation.                                                                                                                                                                                                                                                                                                                                                           |  |
|                     |          | 0 Not Saturated                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                     |          | 1 Saturated                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

 Table 30:
 SINC\_STAT Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name        | Description/Enumeration                                                                                                                                                                                                                           |  |
|---------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 20                  | PSAT0           | Primary (Filter) 0 Saturation Status.                                                                                                                                                                                                             |  |
| (R/W1C)             |                 | The SINC_STAT. PSATO bit indicates whether the primary SINC filter 0 requires saturation.                                                                                                                                                         |  |
|                     | 0 Not Saturated |                                                                                                                                                                                                                                                   |  |
|                     |                 | 1 Saturated                                                                                                                                                                                                                                       |  |
| 19                  | MAX3            | Maximum for Secondary Filter 3 Status.                                                                                                                                                                                                            |  |
| (R/W1C)             |                 | The SINC_STAT. MAX3 bit indicates whether the output of the secondary SINC filter 3 exceeded its maximum amplitude and duration level. This bit is set (=1) if the limit is exceeded.                                                             |  |
|                     |                 | The amplitude limit is specified by the <code>SINC_LIMIT3.LMAX</code> bits. The duration limit is specified in terms of an excursion count and window for the filter group to which the filter is assigned by the <code>SINC_CTL.EN3</code> bits. |  |
|                     |                 | For group 0, the duration limit is SINC_LEVELO.LCNT counts within a window of SINC_LEVELO.LWIN samples.                                                                                                                                           |  |
|                     |                 | For group 1, the duration limit is SINC_LEVEL1.LCNT counts within a window of SINC_LEVEL1.LWIN samples.                                                                                                                                           |  |
|                     |                 | 0 Not Exceeded 1 Exceeded                                                                                                                                                                                                                         |  |
|                     |                 |                                                                                                                                                                                                                                                   |  |
| 18                  | MAX2            | Maximum for Secondary Filter 2 Status.                                                                                                                                                                                                            |  |
| (R/W1C)             |                 | The SINC_STAT.MAX2 bit indicates whether the output of the secondary SINC filter 2 exceeded its maximum amplitude and duration level. This bit is set (=1) if the limit is exceeded.                                                              |  |
|                     |                 | The amplitude limit is specified by the <code>SINC_LIMIT2.LMAX</code> bits. The duration limit is specified in terms of an excursion count and window for the filter group to which the filter is assigned by the <code>SINC_CTL.EN2</code> bits. |  |
|                     |                 | For group 0, the duration limit is SINC_LEVELO.LCNT counts within a window of SINC_LEVELO.LWIN samples.                                                                                                                                           |  |
|                     |                 | For group 1, the duration limit is SINC_LEVEL1.LCNT counts within a window of SINC LEVEL1.LWIN samples.                                                                                                                                           |  |
|                     |                 | 0 Not Exceeded                                                                                                                                                                                                                                    |  |
|                     | 1 Exceeded      |                                                                                                                                                                                                                                                   |  |

 Table 30:
 SINC\_STAT Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name                                                                                                                                                                                         | Description/Enumeration                                                                                                                                                                                                                                                                                                                            |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 17 1                | MAX1                                                                                                                                                                                             | Maximum for Secondary Filter 1 Status.                                                                                                                                                                                                                                                                                                             |  |
| (R/W1C)             |                                                                                                                                                                                                  | The SINC_STAT.MAX1 bit indicates whether the output of the secondary SINC filter 0 exceeded its maximum amplitude and duration level. This bit is set (=1) if the limit is exceeded.                                                                                                                                                               |  |
|                     |                                                                                                                                                                                                  | The amplitude limit is specified by the SINC_LIMIT1.LMAX bits. The duration limit is specified in terms of an excursion count and window for the filter group to which the filter is assigned by the SINC_CTL.EN1 bits.                                                                                                                            |  |
|                     |                                                                                                                                                                                                  | For group 0, the duration limit is SINC_LEVELO.LCNT counts within a window of SINC_LEVELO.LWIN samples.                                                                                                                                                                                                                                            |  |
|                     |                                                                                                                                                                                                  | For group 1, the duration limit is SINC_LEVEL1.LCNT counts within a window of SINC_LEVEL1.LWIN samples.                                                                                                                                                                                                                                            |  |
|                     |                                                                                                                                                                                                  | 0 Not Exceeded                                                                                                                                                                                                                                                                                                                                     |  |
|                     |                                                                                                                                                                                                  | 1 Exceeded                                                                                                                                                                                                                                                                                                                                         |  |
| 16                  | MAX0                                                                                                                                                                                             | Maximum for Secondary Filter 0 Status.                                                                                                                                                                                                                                                                                                             |  |
| (R/W1C)             |                                                                                                                                                                                                  | The SINC_STAT.MAXO bit indicates whether the output of the secondary SINC filter 0 exceeded its maximum amplitude and duration level. This bit is set (=1) if the limit is exceeded.                                                                                                                                                               |  |
|                     |                                                                                                                                                                                                  | The amplitude limit is specified by the SINC_LIMITO.LMAX bits. The duration limit is specified in terms of an excursion count and window for the filter group to which the filter is assigned by the SINC_CTL.ENO bits.                                                                                                                            |  |
|                     |                                                                                                                                                                                                  | For group 0, the duration limit is SINC_LEVELO.LCNT counts within a window of SINC_LEVELO.LWIN samples.                                                                                                                                                                                                                                            |  |
|                     |                                                                                                                                                                                                  | For group 1, the duration limit is SINC_LEVEL1.LCNT counts within a window of SINC_LEVEL1.LWIN samples.                                                                                                                                                                                                                                            |  |
|                     |                                                                                                                                                                                                  | 0 Not Exceeded                                                                                                                                                                                                                                                                                                                                     |  |
|                     |                                                                                                                                                                                                  | 1 Exceeded                                                                                                                                                                                                                                                                                                                                         |  |
| 15 (                | GLIM0                                                                                                                                                                                            | Group 0 Limit Status.                                                                                                                                                                                                                                                                                                                              |  |
| (R/NW)              |                                                                                                                                                                                                  | The SINC_STAT.GLIMO indicates status for an amplitude and duration limit of secondary SINC filters assigned to group 0. This bit is set (=1) if any limit specified by registers SINC_LIMIT3, SINC_LIMIT2, SINC_LIMIT1, or SINC_LIMIT0, within the duration count and window specified by bits SINC_LEVEL1.LCNT and SINC_LEVEL1.LWIN are exceeded. |  |
|                     | To identify the offending secondary SINC filter, exam STAT.MAX3, SINC_STAT.MAX2, SINC_STAT.MAX1, SINC_STAT.MAX0, SINC_STAT.MIN1 and SINC_STAT.MAX0 accords assignments in the SINC_CTL register. |                                                                                                                                                                                                                                                                                                                                                    |  |
|                     |                                                                                                                                                                                                  | 0 Not Exceeded                                                                                                                                                                                                                                                                                                                                     |  |
|                     |                                                                                                                                                                                                  | 1 Exceeded                                                                                                                                                                                                                                                                                                                                         |  |

 Table 30:
 SINC\_STAT Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name                 | Description/Enumeration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                        |
|---------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14 GS               | SAT0                     | Group 0 Saturation Status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                        |
| (R/NW)              |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | es status for the output saturation bit of primary SINC ne bit is set (=1) if any filter of group 0 has its saturation                                                                                                                                                 |
|                     |                          | STAT.PSAT2, SINC_STAT.PSAT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IC primary filter, examine bits SINC_STAT.PSAT3, SINC_, and SINC_STAT.PSAT0 according to the group 0 SINC_CTL.EN3, SINC_CTL.EN2, SINC_CTL.EN1, and SINC_                                                                                                               |
|                     |                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Not Set                                                                                                                                                                                                                                                                |
|                     |                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Set                                                                                                                                                                                                                                                                    |
| 13 PC               | CNT0                     | Primary (Filter) Count for G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | roup 0 Status.                                                                                                                                                                                                                                                         |
| (R/W1C)             |                          | assigned to group 0. The bit i (specified by the SINC_LEVELO filter assigned to group 0. Each                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | es status for the output count of primary SINC filters s set (=1) each time the modulo number of outputs D.PCNT bits) has been transferred for each primary SINC ch count in SINC_LEVELO.PCNT corresponds to one uples from all SINC filter pairs assigned to group 1. |
|                     |                          | LEVELO.PCNT is set to 5, then to complete sample vector, comp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | igned three SINC filters pairs 0, 1, and 3, and SINC_<br>this status bit is set after the transfer of every 5th<br>prising 3 x 5= 15 data samples. This bit asserts when the<br>em SCB fabric is complete, and a valid SCB write data<br>NC filter unit.               |
|                     |                          | If this status bit and bit SINC_asserted. Write 1 to clear.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CTL.EPCNTO are set (=1), the SINC_DATA0 trigger is                                                                                                                                                                                                                     |
|                     |                          | 0 Not Reached                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                        |
|                     |                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reached                                                                                                                                                                                                                                                                |
| 12 FC               | OVF0                     | FIFO Overflow for Group 0 S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Status.                                                                                                                                                                                                                                                                |
| (R/W1C)             |                          | The SINC_STAT.FOVFO indicates status for the data output FIFO bit of primary SINC filters assigned to group 0. This bit is set (= 1) if the output FIFO for any filter in group 0 overflows due to slow SCB fabric response. The FIFO for each primary SINC filter contains two data sample locations. An overflow occurs if a third data sample is generated before the first sample's data is transferred into the SCB fabric write data channel.  After any overflow signaled by this bit occurs, all further SCB transmissions generated by group 1 are UNSPECIFIED until all SINC filters of the group are shut down and restarted. Clearing this status bit (=0) alone is not sufficient to re-sync the DMA stream. Write 1 to clear.  If this status bit and bit SINC_CTL.EFOVFO are set (=1), the SINC_STAT interrupt is asserted. |                                                                                                                                                                                                                                                                        |
|                     |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                        |
|                     |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                        |
|                     | 0 No Overflow 1 Overflow |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | No Overflow                                                                                                                                                                                                                                                            |
|                     |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Overflow                                                                                                                                                                                                                                                               |

 Table 30:
 SINC\_STAT Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                                                                                                                                                   |  |
|---------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11                  | PFAB0    | Primary (Filter) Fabric Error for Group 0 Status.                                                                                                                                                                                                                                                                                                         |  |
| (R/W1C)             |          | The SINC_STAT. PFABO indicates error status for the output of any primary SINC filter assigned to group 0. The bit is set (=1) if the SCB fabric provides a write error response for a filter output transfer associated with group 0, or if an overrun occurs for a filter in group 0. An interrupt is requested whenever this bit is =1 (not maskable). |  |
|                     |          | 0 Disabled                                                                                                                                                                                                                                                                                                                                                |  |
|                     |          | 1 Enabled                                                                                                                                                                                                                                                                                                                                                 |  |
| 3                   | MIN3     | Minimum for Secondary Filter 3 Status.                                                                                                                                                                                                                                                                                                                    |  |
| (R/W1C)             |          | The SINC_STAT.MIN3 bit indicates whether the output of the secondary SINC filter 3 exceeded its minimum amplitude and duration level. This bit is set (=1) if the limit is exceeded.                                                                                                                                                                      |  |
|                     |          | The amplitude limit is specified by the SINC_LIMIT3.LMIN bits. The duration limit is specified in terms of an excursion count and window for the filter group to which the filter is assigned by the SINC_CTL.EN3 bits.                                                                                                                                   |  |
|                     |          | For group 0, the duration limit is SINC_LEVELO.LCNT counts within a window of SINC_LEVELO.LWIN samples.                                                                                                                                                                                                                                                   |  |
|                     |          | For group 1, the duration limit is SINC_LEVEL1.LCNT counts within a window of SINC_LEVEL1.LWIN samples.                                                                                                                                                                                                                                                   |  |
|                     |          | 0 Not Exceeded                                                                                                                                                                                                                                                                                                                                            |  |
|                     |          | 1 Exceeded                                                                                                                                                                                                                                                                                                                                                |  |
| 2                   | MIN2     | Minimum for Secondary Filter 2 Status.                                                                                                                                                                                                                                                                                                                    |  |
| (R/W1C)             |          | The SINC_STAT.MIN2 bit indicates whether the output of the secondary SINC filter 2 exceeded its minimum amplitude and duration level. This bit is set (=1) if the limit is exceeded.                                                                                                                                                                      |  |
|                     |          | The amplitude limit is specified by the SINC_LIMIT2.LMIN bits. The duration limit is specified in terms of an excursion count and window for the filter group to which the filter is assigned by the SINC_CTL.EN2 bits.                                                                                                                                   |  |
|                     |          | For group 0, the duration limit is SINC_LEVELO.LCNT counts within a window of SINC_LEVELO.LWIN samples.                                                                                                                                                                                                                                                   |  |
|                     |          | For group 1, the duration limit is SINC_LEVEL1.LCNT counts within a window of SINC_LEVEL1.LWIN samples.                                                                                                                                                                                                                                                   |  |
|                     |          | 0 Not Exceeded                                                                                                                                                                                                                                                                                                                                            |  |
|                     |          | 1 Exceeded                                                                                                                                                                                                                                                                                                                                                |  |
|                     | l        | 1                                                                                                                                                                                                                                                                                                                                                         |  |

 Table 30:
 SINC\_STAT Register Fields (Continued)

| Bit No.<br>(Access) | Bit Name | Description/Enumeration                                                                                                                                                                                                 |                                                                                                                                |
|---------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 1                   | MIN1     | Minimum for Secondary Filter 1 Status.                                                                                                                                                                                  |                                                                                                                                |
| (R/W1C)             |          | The SINC_STAT.MIN1 bit indicates whether the output of the secondary SINC filter 1 exceeded its minimum amplitude and duration level. This bit is set (=1) if the limit is exceeded.                                    |                                                                                                                                |
|                     |          |                                                                                                                                                                                                                         | ied by the SINC_LIMIT1.LMIN bits. The duration limit is rsion count and window for the filter group to which the CTL.EN1 bits. |
|                     |          | For group 0, the limit is SINCLUMIN samples.                                                                                                                                                                            | _LEVELO.LCNT counts within a window of SINC_LEVELO.                                                                            |
|                     |          | For group 1, the limit is SINCLUIN samples.                                                                                                                                                                             | _LEVEL1.LCNT counts within a window of SINC_LEVEL1.                                                                            |
|                     |          | 0 Not Exceeded                                                                                                                                                                                                          |                                                                                                                                |
|                     |          | 1 Exceeded                                                                                                                                                                                                              |                                                                                                                                |
| 0                   | MIN0     | Minimum for Secondary Filter 0 Status.                                                                                                                                                                                  |                                                                                                                                |
| (R/W1C)             |          | The SINC_STAT.MINO bit indicates whether the output of the secondary SINC filter 0 exceeded its minimum amplitude and duration level. This bit is set (=1) if the limit is exceeded.                                    |                                                                                                                                |
|                     |          | The amplitude limit is specified by the SINC_LIMITO.LMIN bits. The duration limit is specified in terms of an excursion count and window for the filter group to which the filter is assigned by the SINC_CTL.ENO bits. |                                                                                                                                |
|                     |          | For group 0, the limit is SINCLUMIN samples.                                                                                                                                                                            | _LEVELO.LCNT counts within a window of SINC_LEVELO.                                                                            |
|                     |          | For group 1, the limit is SINC_LEVEL1.LCNT counts within a window of SINC_LEVEL1. LWIN samples.                                                                                                                         |                                                                                                                                |
|                     |          | 0 Not Exceeded                                                                                                                                                                                                          |                                                                                                                                |
|                     |          | 1 Exceeded                                                                                                                                                                                                              |                                                                                                                                |

# SINUS CARDINALIS (SINC) FILTER ADSP-SC58x SINC REGISTER DESCRIPTIONS